# Evaluation and Application of 600 V GaN HEMT in Cascode Structure

Xiucheng Huang, Student Member, IEEE, Zhengyang Liu, Student Member, IEEE, Qiang Li, Member, IEEE, and Fred C. Lee, Life Fellow, IEEE

Abstract—Gallium nitride high electron mobility transistor (GaN HEMT) has matured dramatically over the last few years. A progressively larger number of GaN devices have been manufactured for in field applications ranging from low power voltage regulators to high power infrastructure base-stations. Compared to the state-of-the-art silicon MOSFET, GaN HEMT has a much better figure of merit and shows potential for high-frequency applications. The first generation of 600 V GaN HEMT is intrinsically normally on device. To easily apply normally on GaN HEMT in circuit design, a low-voltage silicon MOSFET is in series to drive the GaN HEMT, which is well known as cascode structure. This paper studies the characteristics and operation principles of a 600 V cascode GaN HEMT. Evaluations of the cascode GaN HEMT performance based on buck converter at hard-switching and soft-switching conditions are presented in detail. Experimental results prove that the cascode GaN HEMT is superior to the silicon MOSFET, but it still needs soft-switching in high-frequency operation due to considerable package and layout parasitic inductors and capacitors. The cascode GaN HEMT is then applied to a 1 MHz 300 W 400 V/12 V LLC converter. A comparison of experimental results with a stateof-the-art silicon MOSFET is provided to validate the advantages of the GaN HEMT.

Index Terms—Cascode structure, gallium nitride high electron mobility transistor (GaN HEMT), hard-switching, normally on, soft-switching.

#### I. INTRODUCTION

HE future power converters not only must meet the characteristics demanded by the load but also have to achieve high power density with high ambient temperature, high efficiency, and high reliability. High power density is one of the key drivers and metrics for the advancement of power conversion technologies.

Generally speaking, a high-performance active device is the first force to push power density to meet the requirement of modern systems. Silicon has been a dominant material in power management since the late 1950s. However, due to continuous device optimizations and improvements in the production pro-

Manuscript received January 28, 2013; revised June 25, 2013; accepted July 25, 2013. Date of current version January 10, 2014. This work was supported by the Power Management Consortium in the Center for Power Electronics Systems, Virginia Polytechnic Institute and State University. Recommended for publication by Associate Editor I. Omura.

The authors are with the Bradley Department of Electrical and Computer Engineering, Center for Power Electronics Systems, Virginia Polytechnic Institute and State University Blacksburg, Blacksburg, VA 24061 USA (e-mail: xiucheng@vt.edu; lzy@vt.edu; lqvt@vt.edu; fclee@vt.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2013.2276127

TABLE I
MATERIAL PROPERTIES OF GAN, SIC, AND SILICON

| Properties                                         | GaN   | SiC | Si   |
|----------------------------------------------------|-------|-----|------|
| Bandgap, E <sub>G</sub> (eV)                       | 3.4   | 3.2 | 1.12 |
| Breakdown field, E <sub>B</sub> (MV/cm)            | 3.3   | 3.5 | 0.3  |
| Saturated drift velocity, Vs(10 <sup>7</sup> cm/s) | 2.5   | 2.0 | 1.0  |
| Electron mobility, μ(cm²/Vs)                       | 2000* | 650 | 1500 |

\*Electron mobility of GaN with 2DEG is 2000.



Fig. 1. Specific on-resistance versus breakdown voltage for GaN, SiC, and Si.

cess, the material properties of silicon have increasingly become the limiting factor. Workarounds like the super junction stretch the limits but usually at substantial cost [1]–[3]. In recent years, gallium nitride high electron mobility transistor (GaN HEMT) has emerged as a promising device for high-frequency, high density power conversion [4]–[14]. The material properties of GaN as well as silicon and SiC are compared in Table I [1]. One way of translating these basic crystal parameters into a comparison of device performance is to calculate the best theoretical performance that could be achieved in each of these candidates. As shown in Fig. 1, the saturation limit of GaN is far beyond silicon and SiC [15]. The first generation of GaN HEMTs have proved that the GaN HEMT has a superior relationship between the on resistance and breakdown voltage than the silicon MOSFET due to a higher electrical field strength and enhanced mobility of electrons in the two-dimensional electron gas (2DEG). This translates into a GaN HEMT with a smaller die size for a given  $R_{\rm ds\_on}$  and breakdown voltage, which directly increases power

Furthermore, GaN HEMT has a much smaller gate charge and junction capacitors when compared to the silicon MOSFET. A smaller gate charge achieves a faster turn-on/off speed for the devices, and a smaller junction capacitor stores less energy



Fig. 2. Basic structure for GaN HEMT.

during the turn-off period. Both of these characteristics are able to shorten the current and voltage transition interval and thus reduce switching loss. In general, the high performance of GaN HEMT provides the opportunity to achieve a higher frequency compared to the silicon MOSFET with the same efficiency. The switching frequency has been continuously pushed up to several megahertz to reduce the passive components size and increase power density [4], [5], [10], [11], [13], [14].

However, the switching loss of GaN HEMT is not only determined by the GaN die but is also related to the parasitic inductors of the device package and printed circuit board (PCB) layout [13]. These parasitic inductors will deteriorate the switch transition and increase the switching loss. Furthermore, the device junction capacitor still introduces a significant loss in hard-switching conditions, especially in bridge configuration. As far as we know, soft-switching technique is still beneficial for GaN HEMT to achieve high efficiency in high-frequency operation.

This paper aims to evaluate the static and dynamic performance of 600 V GaN HEMT. The characteristics of 600 V GaN HEMT are illustrated in Section II. Evaluation of the GaN HEMT performance based on hard-switching buck converter is shown in Section III. Comparisons between the GaN HEMT and the silicon MOSFET are presented. Section IV analyzes the switching loss of the GaN HEMT based on a buck converter under hard-switching and soft-switching conditions. Section V presents the application of the GaN HEMT in a 1 MHz 300 W 400 V/12 V LLC converter prototype. Experimental results compared with a silicon MOSFET are also provided to validate the advantages of the GaN HEMT.

#### II. CHARACTERISTICS OF 600 V GAN HEMT

Fig. 2 shows the typical 600 V GaN device structure including the 2DEG at the junction of the AlGaN–GaN boundary in which the electrons have extremely high mobility that produces the low on resistance of the GaN transistors [3]. It is also the reason these devices are called HEMTs rather than field effect transistors (FETs). It is clear then that the native nature of this device structure is a JFET with a high electron mobility channel and conducts in the absence of applied voltage (normally on).

Several techniques have been developed to provide a built-in modification of the 2DEG under the gated region, providing for normally off behavior [7], [10], [16]. However, one of the desirable features for normally off GaN HEMTs is gate overdrive protection [16]. When the switch is turned on, the Schottky gate of GaN HEMT is usually switched beyond the forward turnon voltage to obtain the minimum on resistance. Due to the



Fig. 3. Cascode configuration: a high voltage normally on GaN HEMT with a low-voltage normally off Si MOSFET.

exponential current/voltage characteristic beyond the forward turn-on voltage, small increases in the forward bias could result in an excessive gate current that may lead to device failure.

Compared to the normally off GaN HEMT, the driving voltage for a normally on GaN HEMT can be extended to –30 to 2 V and –5 V is required to fully turn on, which has a sufficient safety driving margin. To easily apply a normally on GaN HEMT in circuit design, a low-voltage silicon MOSFET is used in series to drive the GaN HEMT, which is well known as cascode structure and is shown in Fig. 3.

The turn-on/off principles of the cascode GaN HEMT are briefly illustrated as follows. During the turn-on period, the silicon MOSFET gate—source capacitor  $C_{\rm GS\_Si}$  is charged until the threshold voltage is reached. Then, the MOSFET channel is conductive and displacement current flows through  $C_{\rm GD\_Si}$  and  $C_{\rm DS\_Si}$ . In parallel to  $C_{\rm DS\_Si}$ , the GaN HEMT gate—source capacitor  $C_{\rm GS\_GaN}$  is charged. When the rising gate voltage at the GaN HEMT exceeds the threshold value, the GaN HEMT channel is conductive and the drain—source voltage of the GaN HEMT is lowered. Eventually, the GaN HEMT gate—source voltage reaches nearly zero and it is fully turned on.

During the turn-off period, the gate of the silicon MOSFET is discharged through a driving circuit until it falls to the value where the MOSFET enters the saturation region. The load current charges the  $C_{\rm DS\_Si}$  and  $_{\rm GD\_Si}$  and forces the MOSFET drain–source voltage to rise. In parallel to  $C_{\rm DS\_Si}$ , the GaN HEMT  $C_{\rm GS\_GaN}$  is simultaneously discharged until it reaches the value where the GaN HEMT enters the saturation region. Then, the GaN HEMT drain–source voltage rises to the steady-state condition. Meanwhile, the load current transfers from the cascode GaN HEMT to the other switch.

In general, controlling the on/off state of the low-voltage silicon MOSFET to control the on/off state of the high-voltage GaN HEMT makes the cascode GaN HEMT behave as an enhancement device that is compatible with the commercial driver.

To further understand the steady operation of the cascode GaN HEMT, the  $I\!-\!V$  curve is shown in Fig. 4, which is derived from the simulation model. The terminal behavior is just like a normally off MOSFET. There could be three conduction modes in real application during steady state. For each conduction mode, the drain to source voltage is calculated as follows:

$$v_{ds} = \begin{cases} i_{ds} \cdot (R_{\text{DS\_GaN}} + R_{\text{DS\_Si}}), v_{gs\_Si} = 10 \,\text{V}, & i_{ds} > 0 \\ -i_{sd} \cdot (R_{\text{DS\_GaN}} + R_{\text{DS\_Si}}), v_{gs\_Si} = 10 \,\text{V}, & i_{sd} > 0 \\ -(i_{sd} \cdot R_{\text{DS\_GaN}} + v_{bd\_Si}), v_{gs\_Si} = 0 \,\text{V}, & i_{sd} > 0 \end{cases}$$
(1)



Fig. 4. I-V characteristic of cascode GaN HEMT.



Fig. 5. C-V characteristic of cascode GaN transistor.

In general, the on-resistance of the low-voltage silicon MOSFET is much smaller than the GaN HEMT. Therefore, the GaN HEMT dominates the conduction loss at steady state both in the first- and third-quadrant operation. It should be noted that in the third-quadrant operation, silicon body diode conducting introduces higher loss, which should be avoided.

Another important characteristic of the cascode GaN HEMT is the C-V curve, which is shown in Fig. 5. As a comparison, the C-V curve of a 600 V state-of-the-art super junction silicon MOSFET with the same  $R_{\rm ds\_on}$  is also presented as the dash line. It is well known that recent GaN HEMTs all adopt a lateral structure and this makes them a very low capacitance device compared to the silicon MOSFET. In normal cases, a small capacitance enables fast switching speed and shortens voltage and current communication time. Furthermore, a small capacitance stores less energy during off state and, thus, dissipates less during turn-on transition.

# III. COMPARISON OF 600 V CASCODE GAN HEMT AND STATE-OF-THE-ART SILICON MOSFET BASED ON HARD-SWITCHING BUCK CONVERTER

To make a clear comparison between the 600 V cascode GaN HEMT and the state-of-the-art silicon MOSFET, an open-loop 300–50 V synchronous buck converter is built, which is shown in Fig. 6. The switching frequency is 500 kHz. The converter



Fig. 6. Synchronous buck converter.

TABLE II
PARAMETERS OF TPH2002 (CASCODE GAN HEMT) AND STATE-OF-THE-ART
SILICON MOSFET

| Parameters                                        | TPH2002* | FCP13N60N** |
|---------------------------------------------------|----------|-------------|
| $V_{ds\_max}(V)$                                  | 600      | 600         |
| $R_{ds\_on}(\Omega)$                              | 0.25     | 0.25        |
| Q <sub>g</sub> (nC)                               | 6.2      | 40          |
| Q <sub>rr</sub> (nC)                              | 13       | 3500        |
| C <sub>oss tr</sub> (pF)/C <sub>oss er</sub> (pF) | 45/25    | 150/60      |

\*TPH2002 is from Transphorm Inc

operates in continuous conduction mode (CCM) and the inductor current ripple is 1.5 A. The top switch and bottom switch represent either a cascode GaN HEMT or silicon MOSFET. Parameters are listed in Table II. It clearly shows that the gate charge  $Q_g$  of the cascode GaN HEMT is much smaller than the silicon MOSFET, which can directly save driving loss. The other two parameters are related to switching loss. The cascode GaN HEMT has a small amount of  $Q_{\rm rr}$  due to the low-voltage silicon MOSFET, which is negligible, compared to the high-voltage silicon MOSFET. Another advantage of the cascode GaN HEMT is the smaller  $C_{\rm oss}$  that stores less energy for dissipation at hard-switching conditions.

To differentiate the impact of  $Q_{\rm rr}$  and  $C_{\rm oss}$  on converter efficiency, two sets of experiments are implemented. The first one applies the silicon MOSFET as the top switch  $(T_s)$ , and the silicon MOSFET or the cascode GaN HEMT as the bottom switch  $(B_s)$  in order to evaluate the  $Q_{\rm rr}$  impact. The second set applies the cascode GaN HEMT as the bottom switch, and the silicon MOSFET or the cascode GaN HEMT as the top switch to evaluate the  $C_{\rm oss}$  impact.

#### A. $Q_{rr}$ Impact

It is well known that the reverse recovery charge of the bottom switch in buck converter will increase the turn-on loss of the top switch under CCM condition. The main reason is that during reverse recovery period, the bottom switch cannot block reverse voltage; the drain to source voltage of top switch is clamped at input voltage. While the top switch current increases very fast to support load current and bottom switch reverse recovery charge current. Therefore, the top switch turn-on switching energy that is integral of voltage and current across the device is quite large. Fig. 7 shows the comparison of the top switch turn-on transition waveforms. With the silicon MOSFET as the bottom switch, the transition time is about 30 ns. However, with the cascode GaN HEMT as the bottom switch, the time period is only 18 ns.

<sup>\*\*</sup>FCP13N60N is super junction MOSFET from Fairchild Inc.



Fig. 7. Top switch turn-on transition waveforms: (a) silicon MOSFET as bottom switch and (b) cascode GaN HEMT as bottom switch.



Fig. 8. Efficiency comparison (bottom switch: cascode GaN HEMT versus Si MOSFET; Top switch: Si MOSFET).



Fig. 9. Top switch turn-on transition waveforms (both top and bottom switches are cascode GaN HEMT).

Fig. 8 shows the test efficiency. Applying the cascode GaN HEMT as the bottom switch can improve efficiency over 15% under 4 A output condition, which saves more than 30 W on reverse recovery loss as expected.

#### B. $C_{oss}$ Impact

The energy stored in  $C_{\rm oss}$  of the top switch during the turn-off period is dissipated during the turn-on transition in buck converter under CCM condition. A smaller  $C_{\rm oss}$  means a smaller switching loss. Fig. 9 shows the top switch turn-on transition waveform where both the top and bottom switches are cascode GaN HEMT. The turn-on transition time has shortened to 15 ns, which is critical for turn-on switching loss. Fig. 10 shows the



Fig. 10. Efficiency comparison (top switch: cascode GaN HEMT versus Si MOSFET; bottom switch: cascode GaN HEMT).

TABLE III
PARAMETERS OF BUCK CONVERTER

| Parameters                | Value    | Parameters              | Value    |
|---------------------------|----------|-------------------------|----------|
| Input voltage             | 380V     | Output voltage          | 200V     |
| Switching fre-<br>quency  | 500kHz   | Maximum output current  | 6A       |
| Inductor core<br>material | 3F35     | Inductor current ripple | 3A       |
| Top switch                | TPH2006* | Bottom switch           | TPH2010* |

<sup>\*</sup>TPH2006 is from Transphorm Inc.  $V_{ds\_max} = 600V$ ,  $R_{ds\_on} = 0.15\Omega$ .

test efficiency. When the cascode GaN HEMT is used as the top switch, the efficiency is 2% higher than when the silicon MOSFET is used as the top switch.

At hard-switching condition, the cascode GaN HEMT is definitely better than the comparable silicon MOSFET. Applying the cascode GaN HEMT as the bottom switch can minimize the reverse recovery charge. Applying the cascode GaN HEMT as the top switch can further shorten the transition time, thus improving efficiency. However, the power loss of the converter with the cascode GaN HEMT is still quite high. The detailed loss analysis of the cascode GaN HEMT is presented in Section IV.

### IV. LOSS ANALYSIS OF 600 V CASCODE GAN HEMT BASED ON BUCK CONVERTER

In this section, the detailed loss analysis is presented based on buck converter with experimental and simulation results. The most powerful tool to analyze the device loss is an accurate loss model. Simulation models for silicon MOSFET are commonly used to investigate the device performance. One of the advantages of the simulation model is that the voltage and current information of every node in the simulation can be easily derived. With great effort, the authors cooperate with Transphorm Inc. and develop a 600 V cascode GaN HEMT SPICE simulation model [17]. The accuracy of this model is validated by numerous experiments. The simulation waveforms match with the experimental results very well including the *dv/dt*, *di/dt*, magnitude, and frequency of voltage/current ringing during transition. Thus, this simulation model can be used to help analyze the transistor loss.

The key parameters for the hardware setup are listed in Table III. It is common sense that common source inductance, which is defined as the inductance shared by the power loop and

<sup>\*</sup>TPH2010 is schottky diode from Transphorm Inc.  $V_{BR} = 600 \text{ V}$ ,  $V_F = 1.3 \text{ V} @6 \text{ A}$ .



Fig. 11. Converter efficiency and power loss (Solid line: efficiency. From top to bottom: Soft-switching CRM bidirectional; CCM unidirectional; CCM bidirectional. Dash line: power loss. From top to bottom: CCM bidirectional; CCM unidirectional; Soft-switching CRM bidirectional).



Fig. 12. Buck converter loss breakdown at 6A output current condition (Left bar: CCM unidirectional; middle bar: CCM bidirectional; right bar: soft-switching CRM bidirectional).

driving loop impacts the switching loss significantly. In addition, the power loop inductance plays an important role on switching performance [18]–[20]. Therefore, the layout of the PCB is designed to eliminate the common source inductance (excluding package parasitic inductance) and minimize power loop inductance. The package for the cascode GaN HEMT also introduces nanohenry-level inductance switching performance [18]–[20]. Therefore, the layout of the PCB is designed to eliminate the common source inductance (excluding package parasitic inductance) and minimize power loop inductance. The package for the cascode GaN HEMT also introduces nanohenry-level parasitic inductance. The package and layout inductance is extracted from Ansoft Q3D FEA simulation, and it is then applied in SPICE simulation.

#### A. CCM Unidirectional Buck Converter

In the first setup, a Schottky diode is applied as the bottom switch to eliminate the reverse recovery impact. The middle solid line in Fig. 11 shows the converter efficiency and the middle dash line shows the total loss dissipation based on the experimental results. Then, the loss breakdown at 6 A output condition based on the device simulation model is shown as the left bar bar in Fig. 12. The inductor loss is measured by Mu's



Fig. 13. Top switch turn-on/off transition waveforms with GaN Schottky diode as bottom switch: (a) turn on at 4.5 A and (b) turn off at 7.5 A.

method [21]. Other loss terms are negligible compared to these five loss bars. The turn-on loss is 40 times larger than the turn-off loss under hard-switching conditions, which is quite different from the low-voltage condition [18]–[20].

For the top switch turn-on transition, the simulation waveforms are shown in Fig. 13(a).  $v_{\rm gs\_Si}$  is the gate–source voltage of the low-voltage silicon MOSFET in the cascode structure. The other three waveforms are the gate-source voltage, drainsource voltage, and drain-source current of the GaN HEMT in the cascode structure. The switching loss of the low-voltage silicon MOSFET is negligible, which is true in this condition. At  $T_1$  instant, the gate voltage is applied to the silicon MOSFET. Then,  $v_{\rm gs\_Si}$  is charged up and the channel becomes conductive. The gate-source voltage of the GaN HEMT, which is in reverse parallel with the drain-source voltage of the silicon MOSFET, is charged toward the threshold voltage. At  $T_2$  instant, the GaN HEMT is conductive and  $i_{\rm ds\_GaN}$  starts to increase. At  $T_3$  instant, the GaN HEMT current reaches the inductor current and then the GaN HEMT current supports both inductor current and bottom diode junction capacitor charging current during  $T_3$  to  $T_4$ . During this period, the current overshoot is huge  $(I_{\rm pk} =$ 18 A) and saturates the channel as the GaN HEMT is not yet fully turned on in normal cases. Therefore,  $v_{\rm ds\_GaN}$  increases instead of decreases in the first half of this stage. In fact, this phenomenon can also be observed with standalone switch under high-voltage test condition [22], [23]. Eventually the voltage across bottom diode is charged up with the overshoot current of the top switch, and this allows the  $v_{\rm ds\_GaN}$  to be decrease to zero. The voltage and current transition time is about 6.1 ns and the energy dissipation is about 15.8  $\mu$ J which is 7.9 W loss at 500 kHz. Therefore, charging the output capacitor of the bottom switch increases the current overshoot and, thus, increases the turn-on switching loss.

For the top switch turn-off transition, the simulation waveforms are shown in Fig. 13(b). At  $T_1$  instant, the gate driving signal is removed, and then the silicon MOSFET gradually enters the saturation region. The drain-source voltage of silicon MOSFET increases, which also means  $v_{gs\_GaN}$  decreases. At  $T_2$  instant, the GaN HEMT enters the saturation region and the channel current starts to decrease and  $v_{
m ds\_GaN}$  starts to increase. Because of the internal current source turn-off mechanism, which is unique to cascode structure,  $v_{gs\_GaN}$  shortly drops below the pinch off value at  $T_3$  [24]. Then, the rest of the terminal current charges the  $C_{\rm oss}$  of the top switch and, consequently,  $v_{\rm ds\_GaN}$  rises to the steady-state value. The inductor current transfers from the top switch to the bottom switch. It clearly shows that the voltage and current transition time is short and the energy dissipation is about 0.2  $\mu$ J. This value is extremely small compared to the same level silicon MOSFET, which is typically larger than 5  $\mu$ J. During the turn-off transition, the low-voltage silicon MOSFET dissipates about 0.2  $\mu$ J energy.

#### B. CCM Bidirectional Buck Converter

The bidirectional buck converter is widely used in industrial applications. Compared to the aforementioned unidirectional buck converter, a cascode GaN HEMT is applied as bottom switch. The dead time is fine tuned to optimize the converter efficiency over all load range. The bottom solid line in Fig. 11 shows the converter efficiency and the top dash line shows the power loss. It clearly shows that the bidirectional buck converter efficiency is lower that the unidirectional one. Then, the middle bar in Fig. 12 shows the loss breakdown at 6 A output condition based on the simulation model. The turn-on loss increases to 16 W, twice larger than the unidirectional case. The other loss bars do not change much.

Fig. 14 shows the top switch turn-on transition waveforms of the bidirectional case. The analysis of the transition period is similar to the unidirectional case. The main difference is that the reverse recovery charge of the bottom switch increases the current overshoot ( $I_{\rm pk}=23~{\rm A}$ ) and transition time ( $T_{\rm tr}=8.3~{\rm ns}$ ). The area of  $I_{\rm ds\_GaN}$  larger than  $I_L$  means the reverse recovery charge as well as junction capacitor charge. The energy dissipation is 32  $\mu\rm J$ , which is 16 W at 500 kHz. At hard-switching condition, applying any active switch with reverse recovery charge as the bottom switch will deteriorate the top switch turn-on transition, thus increasing the turn-on loss dramatically.



Fig. 14. Top switch turn-on transition with cascode GaN HEMT as bottom switch at hard-switching condition.



Fig. 15. Top switch turn-on transition with cascode GaN HEMT as bottom switch at CRM.

#### C. Critical Conduction Mode (CRM) Bidirectional Buck Converter

Operating the buck converter at CRM, the bottom switch is turned off with zero current, thus eliminating the reverse recovery effect. Based on the input—output condition, the top switch can achieve zero-voltage turn on, which further removes the junction capacitor charge effect. Fig. 15 shows key waveforms of top switch turn-on transition waveforms in CRM buck converter. The turn-off transition is similar with CCM hardswitching condition. At  $T_1$  instant, the buck inductor resonates with junction capacitors of top and bottom switches.  $v_{\rm ds\_GaN}$  naturally decreases to zero at  $T_2$ . The remaining negative inductor current continues to discharge the drain—source voltage of silicon MOSFET in the cascode structure, as well as gate—source voltage of the GaN HEMT. At  $T_3$  instant, gate signal is applied. zero-voltage switching (ZVS) operation is achieved as long as the inductor current is still negative at  $T_3$ .

The top solid line in Fig. 11 shows the converter efficiency with soft-switching and the bottom dash line shows the power loss. The right bar in Fig. 12 shows the loss breakdown at 6 A output condition and it clearly shows that the turn-on loss is



Fig. 16. CRM buck converter efficiency comparison (Top line: cascode GaN HEMT; Bottom line: Si MOSFET).



Fig. 17. CRM buck converter loss breakdown at 6A output condition (left bar: cascode GaN HEMT; right bar: Si MOSFET).

minimized and only introduces a little more conduction loss with CRM operation. The increase of conduction loss at CRM is due to the increase of root mean square (rms) value of inductor and switch current. The rms value of triangular waveform (CRM) is definitely larger than square waveform (CCM) with same average value.

In a word, in high-voltage low current buck converter with cascode GaN HEMT, usually below 10 A, turn-on loss dominates in hard-switching conditions, and turn-off loss is very small due to the intrinsic current source driving mechanism. Actually, this is also true in other topologies, such as boost, buck-boost, etc. Applying a Schottky diode as the bottom switch at CCM hard-switching operation is more efficient due to a small reverse recover charge. While with soft-switching operations, turn-on loss is minimized and introduces a little more conduction loss. It should be noticed that the turn-off loss remains low even the turn-off current doubles. This characteristic makes the cascode GaN HEMT very suitable for high-frequency operation as long as zero-voltage turn on is achieved.

Section III has demonstrated that the cascode GaN HEMT is superior to the state-of-the-art silicon MOSFET at CCM hardswitching condition. Fig. 16 shows efficiency comparison between the cascode GaN HEMT and the silicon MOSFET at CRM soft-switching condition. It clearly shows that the cascode GaN HEMT gains 0.7%–0.8% efficiency improvements at CRM soft-switching condition. Fig. 17 shows the loss breakdown at 6 A output condition. The cascode GaN HEMT has



Fig. 18. LLC resonant converter.



Fig. 19. Relationship of dead time and magnetizing current.

much smaller turn-off loss due to current source turn-off mechanism, which is unique to the cascode structure. Also the cascode GaN HEMT has smaller conduction loss because smaller junction capacitor requires smaller circulating energy to achieve ZVS operation.

## V. APPLICATION OF 600 V CASCODE GAN HEMT IN 1 MHZ LLC CONVERTER

Resonant converters can achieve ZVS and enable power supplies to operate at high switching frequencies with high efficiency. In particular, the LLC resonant converter operating at resonant frequency can achieve ZVS for primary side switches and zero-current switching (ZCS) for secondary-side rectifiers, which is shown in Fig. 18. Therefore, the LLC resonant converter has very low switching loss and is suitable for high-frequency high density power supply applications. The operation principle and design procedure of LLC converter can refer to [25]–[27].

One limitation of conventional design with silicon MOSFET is the tradeoff between dead time and magnetizing current, which is shown in Fig. 19.  $I_M$  is the peak value of magnetizing current;  $T_O$  is the resonant period formed by resonant inductor and capacitor;  $T_S$  is the switching period. Dead time and magnetizing current serve to discharge  $C_{\rm oss}$  and thus achieve ZVS. This relation can be described as follows:

$$C_{\rm OSS} \approx \frac{I_m \cdot t_{\rm d}}{2V_{\rm in}}.$$
 (2)

Silicon MOSFET has a large junction capacitor that requires either longer dead time or larger magnetizing current to achieve ZVS. Both of these approaches deteriorate the converter efficiency significantly in high-frequency operation.



Fig. 20. Key waveforms with cascode GaN HEMT.



Fig. 21. Zoom in waveforms with cascode GaN HEMT.



Fig. 22. Key waveforms of with silicon MOSFET.

However, the limitation is a minor issue with cascode GaN HEMT due to very small  $C_{\rm oss}$ , which has already been mentioned in Section II. To highlight the better characteristics of the cascode GaN HEMT, a state-of-the-art silicon MOSFET is also adopted as the primary switch for comparison. The parameters are shown in Table II.

The experimental waveforms of 1 MHz 300 W 400 V/12 V LLC prototype with cascode GaN HEMT and silicon MOSFET are shown in Figs. 20–23, respectively. It clearly shows that for the GaN prototype, the dead time is 85 ns and the magnitude of magnetizing current is 0.65 A. While for the silicon MOSFET prototype, it takes 105 ns dead time and 1.2 A magnetizing current to achieve ZVS. A shorter dead time and a smaller magnetizing current mean a smaller rms current on the primary and secondary side. Furthermore, the cascode GaN HEMT has a much smaller  $Q_g$ , which saves a lot on driving loss and further increases converter efficiency. The efficiency shown in Fig. 24



Fig. 23. Zoom in waveforms with silicon MOSFET.



Fig. 24. Efficiency comparison between cascode GaN HEMT and state-of-the-art silicon MOSFET in 1 MHz LLC converter.

clearly validates the advantages of GaN HEMT. At full-load condition, the cascode GaN HEMT prototype efficiency is 1% better than the silicon MOSFET version. At light load, the efficiency difference becomes even larger.

#### VI. CONCLUSION

This paper introduces the characteristic and basic operation principle of 600 V cascode GaN HEMT. The device performance is compared and evaluated with the state-of-the-art silicon MOSFET. The loss analyses of the cascode GaN HEMT based on buck converter are presented. At hard-switching conditions, the turn-on loss dominates due to the reverse recovery charge and junction capacitor charge impact. However, the turn-off loss is negligible due to the intrinsic current source driving mechanism. This characteristic makes the cascode GaN HEMT very suitable for high-frequency operation as long as ZVS turn on is achieved. A 1 MHz 300 W 400 V/12 V LLC converter validates the advantages of the cascode GaN HEMT over the silicon MOSFET.

#### REFERENCES

- N. Kaminski, "State of the art and the future of wide band-gap devices," in *Proc. IEEE Power Electron. Appl.*, 2009, pp. 1–9.
- [2] U. K. Mishra, P. Parikh, and Y. Wu, "AlGaN/GaN HEMTs—An overview of device operation and applications," *Proc. IEEE*, vol. 90, no. 6, pp. 1022– 1031, Jun. 2002.
- [3] M. A. Khan, G. Simin, S. G. Pytel, A. Monti, E. Santi, and J. L. Hudgins, "New developments in gallium nitride and the impact on power electronics," in *Proc. IEEE Power Electron. Spec. Conf.*, 2005, pp. 15–26.
- [4] Y. Wu, M. J. Mitos, M. Moore, and S. Heikman, "A 97.8% Efficient GaN HEMT boost converter with 300 W output power at 1 MHz," *IEEE Electron. Device Lett.*, vol. 29, no. 8, pp. 824–826, Aug. 2008.

- [5] W. Saito, T. Nitta, Y. Kakiuchi, Y. Saito, K. Tsuda, I. Omura, and M. Yamaguchi, "A 120-W boost converter operation using a high-voltage GaN-HEMT," *IEEE Electron. Device Lett.*, vol. 29, no. 1, pp. 8–10, Jan. 2008.
- [6] W. Saito, T. Domon, I. Omura, T. Nitta, Y. Kakiuchi, K. Tsuda, and M. Yamaguchi, "Demonstration of resonant inverter circuit for electrodeless fluorescent lamps using high voltage GaN-HEMT," in *Proc. IEEE Power Electron. Spec. Conf.*, 2008, pp. 3324–3329.
- [7] W. Chen, K. Wong, and K. J. Chen, "Single-chip boost converter using monolithically integrated AlGaN/GaN lateral field-effect rectifier and normally off HEMT," *IEEE Electron. Device Lett.*, vol. 30, no. 5, pp. 430–432, May 2009.
- [8] D. Costinett, H. Nguyen, R. Zane, and D. Maksimovic, "GaN-FET based dual active bridge DC–DC converter," in *Proc. IEEE Appl. Power Elec*tron. Conf., 2010, pp. 1425–1432.
- [9] M. J. Scott, K. Zou, J. Wang, C. Chen, M. Su, and L. Chen, "A galliumnitride switched-capacitor circuit using synchronous rectification," in *Proc. IEEE Energy Convers. Congr. Expo.*, 2011, pp. 2501–2505.
- [10] B. Hughes, Y. Y. Yoon, D. M. Zehnder, and K. S. Boutros, "A 95% efficient normally-off GaN-on-Si HEMT hybrid-IC boost converter with 425-W output power at 1 MHz," in *Proc. IEEE Compound Semicond. Integr. Circuit Symp.*, 2011, pp. 1–3.
- [11] B. Hughes, J. Lazar, S. Hulsey, D. Zehnder, D. Matic, and K. Boutros, "GaN HFET switching characteristics at 350 V–20 A and synchronous boost converter performance at 1 MHz," in *Proc. IEEE Appl. Power Electron. Conf.*, 2012, pp. 2506–2508.
- [12] J. Delaine, P. Olivier, D. Frey, and K. Guepratte, "High frequency DC–DC converter using GaN device," in *Proc. IEEE Appl. Power Electron. Conf.*, 2012, pp. 1754–1761.
- [13] D. Reusch, D. Gilham, Y. Su, and F. C. Lee, "Gallium Nitride based 3D integrated non-isolated point of load module," in *Proc. IEEE Appl. Power Electron. Conf.*, 2012, pp. 38–45.
- [14] F. C. Lee and Q. Li, "High-frequency integrated point-of-load converters: Overview," *IEEE Trans. Power Electron.*, vol. 28, no. 9, pp. 4127–4136, Sep. 2013
- [15] N. Ikeda, Y. Niiyama, H. Kambayashi, Y. Sato, T. Nomura, S. Kato, and S. Yoshida, "GaN power transistors on Si substrates for switching applications," *Proc. IEEE*, vol. 98, no. 7, pp. 1151–1161, Jul. 2010.
- [16] A. Lidow, J. Strydom, M. D. Rooij, and Y. Ma, GaN Transistors for Efficient Power Conversion. EI Segundo, CA, USA: Power Conversion Publications, 2012, ch. 1.
- [17] Z. Liu, X. Huang, F. C. Lee, and Q. Li, "Package parasitic inductance extraction and simulation model development for the high-voltage cascode GaN HEMT," *IEEE Trans. Power Electron.*, to be published.
- [18] Y. Ren, M. Xu, J. Zhou, and F. C. Lee, "Analytical loss model of power MOSFET," *IEEE Trans. Power Electron.*, vol. 21, no. 2, pp. 310–319, Mar. 2006.
- [19] M. Rodriguez, A. Rodriguez, P. F. Miaja, D. G. Lamar, and J. S. Zuniga, "An insight into the switching process of power MOSFETs: an improved analytical losses model," *IEEE Trans. Power Electron.*, vol. 25, no. 6, pp. 1626–1640, Jun. 2010.
- [20] Z. Zhang, J. Fu, Y. Liu, and P. C. Sen, "Switching loss analysis considering parasitic loop inductance with current source drivers for buck converters," *IEEE Trans. Power Electron.*, vol. 26, no. 7, pp. 1815–1819, Jul. 2011.
- [21] M. Mu, F. C. Lee, Q. Li, D. Gillham, and K. Ngo, "A high frequency core loss measurement method for arbitrary excitations," in *Proc. IEEE Appl. Power Electron. Conf.*, 2011, pp. 157–162.
- [22] S. Young and W. Choi, "Switching loss estimation of high voltage power MOSFET in power factor correction pre-regulator," in *Proc. IEEE Appl. Power Electron. Conf.*, 2011, pp. 463–467.
- [23] F. Xu, B. Guo, L. M. Tolbert, F. Wang, and B. J. Blalock, "Evaluation of SiC MOSFETs for a high efficiency three-phase Buck rectifier," in *Proc. IEEE Appl. Power Electron. Conf.*, 2012, pp. 1762–1769.
- [24] X. Huang, Q. Li. Z. Liu, and F. C. Lee, "Analytical loss model of high voltage GaN HEMT in cascode configuration," *IEEE Trans. Power Electron.*, to be published.
- [25] B. Yang, "Topology investigation for front end DC/DC power conversion for distributed power system," Ph.D. dissertation, Dept. Electrical Eng., Virginia Tech., Blacksburg, VA, USA, ch. 4, 2003.
- [26] B. Lu, "Investigation of high-density integrated solution for AC/DC conversion of a distributed power system," Ph.D. dissertation, Dept. Electrical Eng., Virginia Tech., Blacksburg, VA, USA, ch. 4, 2006.
- [27] B. Lu, W. Liu, Y. Liang, F. C. Lee, and J. D. Wyk, "Optimal design methodology for LLC resonant converter," in *Proc. IEEE Appl. Power Electron. Conf.*, 2006, pp. 533–538.



Xiucheng Huang (S'12) was born in Zhejiang, China, in 1986. He received the B.S. and M.S. degrees in electrical engineering from Zhejiang University, Hangzhou, China, in 2008 and 2011, respectively. He is currently working toward the Ph.D. degree at the Center for Power Electronics Systems, Virginia Tech, Blacksburg, VA, USA.

His current research interests include highfrequency high power density power conversion, softswitching technique and power architecture.



Zhengyang Liu (S'12) received the B.S. degree in electrical engineering from Zhejiang University, Hangzhou, China, in 2011. He is currently working toward the M.S. degree at the Center for Power Electronics Systems, Virginia Tech, Blacksburg, VA, USA.

His current research interests include high-frequency power conversion techniques and wide bandgap power semiconductor devices.



Qiang Li (M'11) received the B.S. and M.S. degrees in power electronics from Zhejiang University, Hangzhou, China, in 2003 and 2006, respectively, and the Ph.D. degree from Virginia Tech, Blacksburg, VA, USA, in 2011.

He is currently an Assistant Professor at the Center for Power Electronics Systems, Virginia Tech. His current research interests include high-density electronics packaging and integration, high-frequency magnetic components, and high-frequency power conversion.



**Fred C. Lee** (S'72–M'74–SM'87–F'90–LF'12) received the B.S. degree in electrical engineering from the National Cheng Kung University, Tainan, Taiwan, in 1968, and the M.S. and Ph.D. degrees in electrical engineering from Duke University, Durham, NC, USA, in 1972 and 1974, respectively.

He is currently a University Distinguished Professor at Virginia Tech, Blacksburg, VA, USA, and the Director of the Center for Power Electronics Systems (CPES), a National Science Foundation Engineering Research Center (NSF ERC) established in 1998,

with four university partners—University of Wisconsin-Madison, Rensselaer Polytechnic Institute, North Carolina A&T State University, and University of Puerto Rico-Mayagüez—and more than 80 industry members. The center's vision is "to provide leadership through global collaboration to create electric power processing systems of the highest value to society." Over the ten-year NSF ERC Program, CPES has been cited as a model ERC for its industrial collaboration and technology transfer, as well as education and outreach programs. His current research interests include high-frequency power conversion, distributed power systems, renewable energy, power quality, high-density electronics packaging and integration, and modeling and control. He holds 69 U.S. patents and has authored and coauthored 238 journal articles and more than 596 refereed technical papers. During his tenure at Virginia Tech, he has supervised to completion 71 Ph.D. and 80 Master's students.

Dr. Lee received the William E. Newell Power Electronics Award in 1989, the Arthur E. Fury Award for Leadership and Innovation in Advancing Power Electronic Systems Technology in 1998, and the Ernst-Blickle Award for achievement in the field of power electronics in 2005. He has served as the President of the IEEE Power Electronics Society (1993–1994). He was named to the National Academy of Engineering in 2011.